Part Number Hot Search : 
PE39471 P3005 MC74F10D 2SD235 F1205 1SS18407 AD9023 P1213190
Product Description
Full Text Search
 

To Download ISL45042AIRZ-TK Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1 ? fn6158.2 isl45042a lcd module calibrator the vcom voltage of an lcd panel needs to be adjusted to remove flicker. the isl45042a can be used to digitally adjust a panel?s vcom voltage by controlling its output sink- current. the output of the isl45042a is connected to an external voltage divider and an external vcom buffer amplifier. in this application, the user can control the vcom voltage with 7 bit accuracy (128 steps). once the desired vcom setting is obtained, the settings can be stored in the non-volatile eeprom memo ry, which would then be automatically recalled during every power-up. the vcom adjustment and non-volatile memory programming is through a single interface pin (ctl). once the desired programmed value is obtained the counter enable pin (ce) can be used to prevent further adjustment or programming. the full-scale sink current of the isl45042a is set using an external resister connected to the set pin. the full-scale sink current determines the lowe st voltage of the external voltage divider. the isl45042a is available in an 8 ld 3mmx3mm thin dfn package with a maximum thickness of 0.8mm for ultra thin lcd panel design. pinout isl45042a (8 ld thin dfn) top view features ? 128-step adjustable sink current output ? 2.6v to 3.6v logic supply voltage operating range ? 4.5v to 20v analog supply voltage range ? rewritable eeprom for storing the optimum vcom value ? output adjustment enable/disable control ? output guaranteed monotonic over temperature ? two pin adjustment, programming and enable ? ultra thin 8 ld 3mmx3mm dfn (0.8mm max) ? pb-free plus anneal available (rohs compliant) applications ? lcd panels out avdd n/c gnd 1 2 3 4 8 7 6 5 set ce ctl v dd ordering information part no. part marking temp. range (c) package pkg. dwg. # isl45042airz (note) 42az -40 to +85 8 ld 3x3 thin dfn (pb-free) l8.3x3a isl45042airz-t (note) 42az -40 to +85 8 ld 3x3 thin dfn tape and reel (6k pcs) (pb-free) l8.3x3a ISL45042AIRZ-TK (note) 42az -40 to +85 8 ld 3x3 thin dfn tape and reel (1k pcs) (pb-free) l8.3x3a note: intersil pb-free plus anneal pr oducts employ special pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are rohs compliant and compatible with both snpb and pb-free soldering operations. intersil pb-free products are msl classified at pb-f ree peak reflow temperatures that meet or exceed the pb-free requirements of ipc/jedec j std-020. data sheet caution: these devices are sensitive to electrosta tic discharge; follow proper ic handling procedures. 1-888-intersil or 1-888-468-3774 | intersil (and design) is a registered trademark of intersil americas inc. copyright ? intersil americas inc. 2005-2006. all rights reserved. all other trademarks mentioned are the property of their respective owners. october 13, 2006
2 fn6158.2 october 13, 2006 pin descriptions pin function out adjustable sink current output pin. th e current sinks into the out pin is equal to the dac setting times the maximum adjusta ble sink current divided by 128. see set pin function descrip tion for the maxim adjustabl e sink current setting. avdd high-voltage analog supply. connects to top of external resist or divider to determine the vc om voltage. typically 10v to 20 v. bypass to gnd with 0.1f de-coupling capacitor. n/c no connect. not internally connected. gnd ground connection. v dd isl45042a power supply input. bypass to gn d with 0.1f de-coupling capacitor. ctl internal counter up/down control and internal eeprom programming control input. if ce is high, a mid-to-low transition incre ments the 7-bit counter, raising the dac setting, increasing the out si nk current, and lowering the divider voltage at out. a mid-to- high transition decrements the 7-bit counter, lowering the dac setti ng, decreasing the out sink current, and increasing the divider voltage at out. applying 4.9v and above with appr opriately arranged timing will overwrite eeprom with the contents in the 7-bit counter . see eeprom programming section for details. ce counter enable pin. connect ce to v dd to enable adjustment of the output sink current. float or connect ce to gnd to prevent further adjustment or programming (note: the ce pin has an internal pull down resistor). set maximum sink current adjustment point. co nnect a resistor from the set pin to gnd to set the maximum adjustable sink current of the out pin. the maximum adjustable sink current is equal to (avd d/20) divided by rset. the maximum set current has to be less than 120 a. block diagram isl45042a digital interface with threshold sensors up/down counter with preset latches eeprom or nvl memory analog dcp and current output block avdd iout set ctl ce v dd gnd up dwn pwrup prgm por por prgm ibias read prgm memory 400k ? to 500k ? isl45042a
3 fn6158.2 october 13, 2006 absolute maximum rati ngs thermal information v dd to ground. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .+4v input voltages to gnd set, ce . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3v to +4v avdd . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3v to +20v ctl. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3v to +17v output voltages to gnd out . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3v to +20v esd rating hbm for device . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2.75kv hbm for ctl to gnd (no eeprom content disruption). . . . .8kv operating conditions temperature range isl45042air . . . . . . . . . . . . . . . . . . . . . . . . . . . . .-40c to +85c thermal resistance (typical, note 1) ja (c/w) 8 ld thin dfn package. . . . . . . . . . . . . . . . . . . . . . 90 moisture sensitivity (see technical brief tb363) all packages . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . level 1 maximum junction temperature (plastic package) . . . . . . +150c maximum storage temperature range . . . . . . . . . .-65c to +150c maximum lead temperature (soldering 10s) . . . . . . . . . . . +300c (lead tips only) erase/write cycles . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10,000 data retention. . . . . . . . . . . . . . . . . . . . . . . . . . . 10 years @ +85c caution: stresses above those listed in ?absolute maximum ratings? may cause permanent damage to the device. this is a stress o nly rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. note: 1. ja is measured in free air with the component mounted on a high ef fective thermal conductivity te st board with ?direct attach? fe atures. see tech brief tb379. electrical specifications test conditions: v dd = 3v, avdd = 10v, out = 5v, r set = 24.9k ? ; unless otherwise specified. typicals are at t a = +25c parameter symbol test conditions temp (c) min typ max units dc characteristics v dd supply range v dd for programming 0 to 85 3 - 3.6 v for operation full 2.6 - 3.6 v v dd supply current i dd ce = v dd (note 6) full - - 50 a ce = gnd full - - 20 a avdd supply range avdd full 4.5 - 20 v avdd supply current iavdd (note 3) full - - 20 a ctl high voltage ctl ih 2.6v < v dd < 3.6v full 0.7*v dd -0.8*v dd v ctl low voltage ctl il 2.6v < v dd < 3.6v full 0.2*v dd -0.3*v dd v ctl high rejected pulse width ctl ihrpw full 20 - - s ctl low rejected pulse width ctl ilrpw full 20 - - s ctl high minimum pulse width ctl ihmpw full - - 200 s ctl low minimum pulse width ctl ilmpw full - - 200 s ctl minimum time between counts ctl mtc full - - 10 s ctl input current ictl ctl = gnd full - - 10 a ctl = v dd full - - 10 a ctl input capacitance ctl cap (note 5) full - 10 - pf ce input low voltage ce il 2.6v < v dd < 3.6v full - - 0.4 v ce input high voltage ce ih 2.6v < v dd < 3.6v full 0.64*v dd --v ce minimum start up time ce st (note 5) full - 1 - ms ctl eeprom program voltage ctl prom 2.6v < v dd < 3.6v, (note 2) full 4.9 - 15.75 v ctl eeprom programming signal time ctl pt >4.9v full 200 - - s isl45042a
4 fn6158.2 october 13, 2006 application information the application circuit to adjust the vcom voltage in an lcd panel is shown in figure 1. the isl45042a has a 128-step sink current resolution. the output is connected to an external voltage divider, that results in decreasing the output vcom voltage as you increase the isl45042a sink current. ctl pin the adjustment of the output vcom voltage and the programming of the non-volatile memory are provided through a single pin called ctl, when the ce pin is high. the output vcom voltage is increased with a mid (vdd/2) to high transition (0.8*vdd) on ctl pin. the output vcom voltage is decreased with a mid (vdd/2) to low transition (0.3*vdd), on ctl pin (reference figure 6). once the minimum or maximum value is reached on the 128 steps, the device will not overflow or underflow beyond that minimum or maximum value. programming of the non-volatile memory occurs when the ctl pin exceeds 4.9v. the ctl signal needs to remain above 4.9v for more than 200s. the level and timing needed to program the non-volatile memory is given in figure 2. it then takes a maximum of 100ms for the programming to be completed inside the device. programming time p t full 100 ms set voltage resolution set vr (note 4) full 7 7 7 bits set differential nonlinearity set dn monotonic over temperature full - - 1lsb set zero-scale error set zse full - - 2lsb set full-scale error set fse full - - 8lsb set current iset through r set (note 7) full - 20 - a set external resistance set er to gnd, avdd = 20v full 10 - 200 k ? to gnd, avdd = 4.5v full 2.25 - 45 k ? avdd to set voltage attenuation avdd to set full - 1:20 - v/v out settling time out st to 0.5 lsb error band (note 5) full - 20 - s out voltage range v out full vset + 0.5v -13v out voltage drift out vd (note 5) 25 to 55 - <10 - mv notes: 2. ctl signal only needs to be greater than 4.9v to program eeprom. 3. tested at avdd = 20v. 4. the counter value is set to mid-scale 4 lsb?s in the production. 5. simulated and determined via design and not directly tested. 6. simulated maximum current draw when programming eeprom is 23ma, should be consider ed when designing power supply. 7. a typical current of 20 a is calculated using the avdd = 10v and rset = 24.9k ? . the maximum suggested set current should be 120 a. electrical specifications test conditions: v dd = 3v, avdd = 10v, out = 5v, r set = 24.9k ? ; unless otherwise specified. typicals are at t a = +25c (continued) parameter symbol test conditions temp (c) min typ max units r set figure 1. vcom adjustment in an lcd panel isl45042a set out avdd r 1 r 2 avdd i sink vcom single pixel ctl ce in lcd panel red green blue + - column driver isl45042a
5 fn6158.2 october 13, 2006 when the part is programmed, the counter setting is loaded into the non-volatile memory. this value will be loaded from the nonvolatile memory during initial power-up or when the ce pin is pulled low. once the programming is comple ted it is recommended that the user float the clt pin. the ctl pin is internally tied to a resistor network connected to ground. if left floating, the voltage at the ctl pin will equal v dd /2. under these conditions, no additional pulses will be seen by the up/down counter via the ctl pin. to prevent further programming ground the ce pin. ctl should have a noise filter to reduce bouncing or noise on the input that could caus e unwanted counting when the ce pin is high. the board should have an additional esd protection circuit, with a series 1k ? resistor and a shunt 0.01f capacitor connected on t he ctl pin. (see figure 3) to avoid unintentional adjustment, the isl45042a guarantees to reject ctl pulses shorter than 20s. during initial power-up (only), to avoid the possibility of a false pulse (since the internal comparators come up in an unknown state) the very first ctl pulse is ignored. see figure 6 for the timing information.. ce pin to adjust the output voltage, the ce pin must be pulled high (vdd). the ce pin has an internal pull-down resistor to prevent unwanted reprogra mming of the eeprom. the impedance of this resistor is 400k ? to 500k ? (r internal figure 5). the ce pin has a schmitt tri gger on the input to prevent false triggering during slow tr ansitions of the ce pin. transitions of the ce pin are recommended to be less than 10 s. replacing existing mechanical potentiometer circuits figure 4 shows the common adjustment mechanical circuits and equivalent replacem ent with the isl45042a. expected output voltage the isl45042a provides an output sink current which lowers the voltage on the external voltage divider (vcom output voltage). eq. 1 and eq. 2 can be used to calculate the output current (iout) and output voltage (vout) values. note: where setting is an integer between 1 and 128. ctl voltage time 4.9v ctl pt figure 2. eeprom programming >200s figure 3. external esd protection on ctl pin isl45042a ctl 0.01f 1k ? iout setting 128 -------------------- - x avdd 20 rset () ---------------------------- - = (eq. 1) vout r2 r1 r2 + ---------------------- ?? ?? avdd 1 setting 128 -------------------- - x r1 20 rset () ---------------------------- - ? ?? ?? = (eq. 2) - + r a r b r c r set - + isl45042a set out avdd r 1 r 2 avdd vcom vcom avdd r 1 = ra r 2 = rb + rc r set = (ra(rb + rc)) / 20rb figure 4. example of the replacement for the me chanical potentiometer circuit using the isl45042a isl45042a
6 fn6158.2 october 13, 2006 table 1 gives the calculated value of vout for resistors values of: r set = 24.9k ? , r1 = 200k ? , r2 = 243k ? , and v add = 10v. r set resistor the external r set resistor sets the fu ll-scale sink current that determines the lowest voltage of the external voltage divider r 1 and r 2 (figure 1). the maximum i set current has to be less than 120 a. the minimum r set resistor with a vdd equal to 10v is 4.17k ? (10v/(20*120 a). typical applications with a vdd equal to 10v and r set equal to 24.9k ? will result in a set current equal to 20 a. power supply sequence the recommendation for power supply sequence would be to power down the part first (vdd, avdd), after 100msec if programming has occurred, and then power down the control power supplies (ctl, ce). verifying the programmed value the following sequence can be used to verify the programmed value without having to sequence the v dd supply. to verify the programmed value, follow the steps below. the isl45042a will read memory contents and be set to that value when the ce pin is grounded. 1. power up the isl45042a. 2. ce pin = v dd. 3. change counter value with ctl pin to desired value. 4. ctl = more than 4.9v and 200ms. counter value programmed. 5. change the counter value with ctl pin to a different value. 6. ce pin = ground. 7. check that the output value is the one programmed in step #4. generating vdd and ce supply from a larger voltage source the ce pin has an internal pull-down resistor (r internal figure 5). the impedance of this resistor is 400k ? -500k ? . if your design is using a resistor divider network to generate the 3.3v supply (for both v dd and ce to enable programming) from a larger voltage source, the 400k ? (worst case) resistor needs to be taken into account as a parallel resistance when the ce pin is connected to this source. another design concern is to be able to provide enough supply current during programming. the isl45042a draws about 2ma during this process. recommended resistor values are shown in figure 5. this design will result in an additional 0.83ma quiescent current flowing through resistors r a and r b .. isl45042a truth table the isl45042a truth table is shown in table 2. for proper operation the ce should be di sabled (pulled low) before powering the device down to assure that the glitches and transients will not cause unwanted eeprom overwriting. table 1. calculated vcom output voltages setting value vout 1 5.468 10 5.313 20 5.141 30 4.969 40 4.797 50 4.625 60 4.453 70 4.281 80 4.109 90 3.936 100 3.764 110 3.592 128 3.282 table 2. truth table input output ctl ce vdd out icc memory mid to hi hi vdd increment normal x mid to lo hi vdd decrement normal x x lo vdd no change increased read >4.9v hi vdd no change increased program figure 5. application generating vdd and vce voltages vcc= 5v schmitt trigger ce logic r internal = 400k ? to 500k ? r a r b 2k ? 4k ? isl45042a ce vce isl45042a
7 fn6158.2 october 13, 2006 . ctl v dd /2 ctl low ctl high ce 78 79 7a 7b 7a undef. counter output ctl ihmpw ctl ilmpw ctl mtc ctl ihrpw ctl ilrpw figure 6. isl45042a timming diagram vcom ce st ignores 1st pulse after programming stop programming after power is 1st applied, the very 1st ctl pulse is ignored. the timing diagram above shows post power-up timing. note: start programming start programming isl45042a
8 all intersil u.s. products are manufactured, asse mbled and tested utilizing iso9000 quality systems. intersil corporation?s quality certifications ca n be viewed at www.intersil.com/design/quality intersil products are sold by description only. intersil corpor ation reserves the right to make changes in circuit design, soft ware and/or specifications at any time without notice. accordingly, the reader is cautioned to verify that data sheets are current before placing orders. information furnishe d by intersil is believed to be accurate and reliable. however, no responsibility is assumed by intersil or its subsidiaries for its use; nor for any infringements of paten ts or other rights of third parties which may result from its use. no license is granted by implication or otherwise under any patent or patent rights of intersil or its subsidiari es. for information regarding intersil corporation and its products, see www.intersil.com fn6158.2 october 13, 2006 isl45042a thin dual flat no-lea d plastic package (tdfn) // nx (b) section "c-c" 5 (a1) bottom view a 6 area index c c 0.10 0.08 side view 0.15 2x e a b c 0.15 d top view cb 2x 6 8 area index nx l e2 e2/2 ref. e n (nd-1)xe (datum a) (datum b) 5 0.10 8 7 d2 b a m c n-1 12 plane seating c a a3 nx b d2/2 nx k for even terminal/side e c l terminal tip l1 10 l l8.3x3a 8 lead thin dual flat no-lead plastic package symbol millimeters notes min nominal max a 0.70 0.75 0.80 - a1 - 0.02 0.05 - a3 0.20 ref - b 0.25 0.30 0.35 5, 8 d 3.00 bsc - d2 2.20 2.30 2.40 7, 8, 9 e 3.00 bsc - e2 1.40 1.50 1.60 7, 8, 9 e 0.65 bsc - k0.25 - - - l 0.20 0.30 0.40 8 n82 nd 4 3 rev. 3 11/04 notes: 1. dimensioning and tolerancing conform to asme y14.5-1994. 2. n is the number of terminals. 3. nd refers to the number of terminals on d. 4. all dimensions are in millimeters. angles are in degrees. 5. dimension b applies to the meta llized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. 6. the configuration of the pin #1 identifier is optional, but must be located within the zone indicated. the pin #1 identifier may be either a mold or mark feature. 7. dimensions d2 and e2 are fo r the exposed pads which provide improved electrical and thermal performance. 8. nominal dimensions are prov ided to assist with pcb land pattern design efforts, see intersil technical brief tb389. 9. compliant to jedec mo-weec-2 except for the ?l? min dimension.


▲Up To Search▲   

 
Price & Availability of ISL45042AIRZ-TK

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X